DocumentCode :
1893607
Title :
On the design consideration of ultra-thin-film SOI MOSFETs
Author :
Wu, Shin-En ; Li, G.P.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
fYear :
1991
fDate :
1-3 Oct 1991
Firstpage :
76
Lastpage :
77
Abstract :
The authors present an alternative thin-film SOI (silicon-on-insulator) design that achieves low source-substrate injection efficiency to enable device operation at 5-V drain bias without transistor latch or anomalous breakdown. As an alternative to LDD (lightly doped drain) implants, two relatively simple alterations to the conventional SOI MOSFET were incorporated. Two features in the proposed structure distinguish it from past thin-film SOI designs: salicide source/drain electrodes that extend fully to the insulating material and complete gate overlapping of source/drain implants. The effectiveness of the proposed design in prohibiting the parasitic bipolar action from becoming catastrophic is shown. The simulated output characteristic reveals a breakdown voltage approaching 7 V for the transistor, a significant improvement over the result reported by G.A. Armstrong et al. (1991)
Keywords :
electric breakdown of solids; insulated gate field effect transistors; thin film transistors; 5 V; 7 V; SOI MOSFETs; Si; breakdown voltage; gate overlapping; salicide source/drain electrodes; source/drain implants; transistor; ultra-thin-film; Bipolar transistors; Degradation; Electric breakdown; Electrodes; Implants; Laboratories; MOSFETs; Semiconductor device breakdown; Semiconductor devices; Thin film transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1991. Proceedings, 1991., IEEE International
Conference_Location :
Vail Valley, CO
Print_ISBN :
0-7803-0184-6
Type :
conf
DOI :
10.1109/SOI.1991.162864
Filename :
162864
Link To Document :
بازگشت