Title :
Altering LUT configuration for wear-out mitigation of FPGA-mapped designs
Author :
Rao, Parthasarathy M. B. ; Amouri, Abdulazim ; Kiamehr, Saman ; Tahoori, Mehdi B.
Author_Institution :
Inst. of Comput. Eng. Karlsruhe Inst. of Technol. (KIT), Karlsruhe, Germany
Abstract :
Bias Temperature Instability (BTI) plays a significant role in transistor aging. As the device dimensions shrink due to technology scaling, this problem poses serious reliability issues. Field Programmable Gate Arrays (FPGAs) use very advanced nano-scaled CMOS technologies, which makes them vulnerable to BTI-induced aging. Previous studies have analyzed the relationship between the configuration of Look-Up Tables (LUTs) and the input signal probabilities against BTI-induced aging of LUTs. In this paper, we propose two methods to mitigate BTI-induced aging in LUTs. The mitigation is performed by manipulating the configuration of the used LUTs and their input signal probabilities, while maintaining the functionality of the mapped design. We implemented the proposed methods using the academic tool Verilog to Routing (VTR). The experimental results show that our methods can mitigate BTI-induced aging of LUT substantially and improve the lifetime of the FPGA-mapped designs, on average, by more than 200%.
Keywords :
CMOS integrated circuits; ageing; field programmable gate arrays; integrated circuit reliability; logic design; table lookup; BTI-induced aging; FPGA-mapped designs; LUT configuration; VTR; academic tool verilog to routing; advanced nanoscaled CMOS technology; bias temperature instability; field programmable gate arrays; input signal probability; look-up tables; transistor aging; wear-out mitigation; Aging; Data mining; Delays; Field programmable gate arrays; Routing; Table lookup; Video recording;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
Conference_Location :
Porto
DOI :
10.1109/FPL.2013.6645497