• DocumentCode
    1896735
  • Title

    Using power gating techniques in area-array SoC floorplan design

  • Author

    Yeh, Chi-Yi ; Chen, Hung-Ming ; Huang, Li-Da ; Wei, Wei-Ting ; Lu, Chao-Hung ; Liu, Chien-Nan

  • Author_Institution
    Syntronix Corporation, Hsinchu Science-Based Industrial Park, Hsinchu, Taiwan
  • fYear
    2007
  • fDate
    26-29 Sept. 2007
  • Firstpage
    233
  • Lastpage
    236
  • Abstract
    Low power demand drives the development of lower power design architectures, among which power gating is one of the state-of-the-art techniques to achieve low power. MTCMOS (or sleep transistor) is applied when some of the blocks can be switched off without leakage power dissipation. This technique is widely used in circuit level design, but hardly used in higher level design stage. Due to early planning in power delivery for area-array design style, it is necessary to consider the power gating techniques in early SoC physical design stage. This paper presents a framework to insert coarse grain MTCMOS in SoC floorplanning stage, saving mainly leakage power. This work decides which modules have chance to save power by sleep transistors insertion, and reserves enough area for them during floorplanning. The results show that our approach works well and can obtain lower power floorplans with supply noise aware sleep transistor insertion in area-array architecture.
  • Keywords
    Chaos; Circuits; Design automation; Energy consumption; Industrial relations; Power demand; Power dissipation; Power supplies; Sleep; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    SOC Conference, 2007 IEEE International
  • Conference_Location
    Hsin Chu, Taiwan
  • Print_ISBN
    978-1-4244-1592-2
  • Electronic_ISBN
    978-1-4244-1593-9
  • Type

    conf

  • DOI
    10.1109/SOCC.2007.4545465
  • Filename
    4545465