DocumentCode :
1896967
Title :
Predictable system interconnects through accurate early wire characterization
Author :
Hatyrnaz, I. ; Badel, S. ; Pazos, N. ; Leblebici, Y.
Author_Institution :
Freescale Semiconductor Munich, Germany
fYear :
2007
fDate :
26-29 Sept. 2007
Firstpage :
287
Lastpage :
290
Abstract :
This work envisions a feasible solution for faster convergence towards a flexible and robust design alternative for the global wires encountered in a SoC. The application of the proposed approach based on early wire characterization to the global interconnects of a Network-on-Chip (NoC), clearly shows that the novel method can converge the design to close-to-target solution in very few steps, if not meet the target directly. Furthermore, the irregular solution provided by the traditional flow causes the self and coupling capacitances and therefore the total capacitance vary in a wide spectrum, whereas, the regular structures dictated by the proposed approach result in a uniform distribution of the capacitances.
Keywords :
Capacitance; Delay; Design methodology; Libraries; Network-on-a-chip; Robustness; Routing; Signal design; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2007 IEEE International
Conference_Location :
Hsin Chu, Taiwan
Print_ISBN :
978-1-4244-1592-2
Electronic_ISBN :
978-1-4244-1593-9
Type :
conf
DOI :
10.1109/SOCC.2007.4545476
Filename :
4545476
Link To Document :
بازگشت