• DocumentCode
    1898521
  • Title

    A variation-adaptive retiming method exploiting reconfigurability

  • Author

    Zhenyu Guan ; Wong, Justin S. J. ; Chaudhuri, Swarat ; Constantinides, George ; Cheung, Peter Y. K.

  • Author_Institution
    Dept. of Electr. & Electron. Eng., Imperial Coll. London, London, UK
  • fYear
    2013
  • fDate
    2-4 Sept. 2013
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    In this article we present a variation-aware post placement and routing (P&R) retiming method to counteract process variation in FPGAs. Variation-aware retiming takes into account exact variation maps (measured on FPGAs) as opposed to statistical static timing analysis (SSTA) which models process variation with statistical distributions. Experiments are conducted using variation maps measured from 100 Cyclone III FPGAs, and the retiming algorithm is applied using MATLAB. We have shown that for circuits with several retiming choices of equivalent logic depth, up to 30% delay improvement can be achieved for a given variation coefficient of σ/μ = 0.3.
  • Keywords
    field programmable gate arrays; logic circuits; statistical distributions; timing circuits; Cyclone III FPGA; MATLAB; SSTA; equivalent logic depth; statistical distributions; statistical static timing analysis; variation-adaptive retiming method; variation-aware post P&R retiming method; variation-aware post placement and routing retiming method; Adders; Benchmark testing; Clocks; Delays; Field programmable gate arrays; Registers;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on
  • Conference_Location
    Porto
  • Type

    conf

  • DOI
    10.1109/FPL.2013.6645577
  • Filename
    6645577