DocumentCode :
1902657
Title :
Design and test of a MIMO Receiver based on the Alamouti scheme in FPGA
Author :
Véstias, Mário
Author_Institution :
INESC-ID/ISEL/IP Lisbon, Lisbon, Portugal
fYear :
2012
fDate :
3-5 Sept. 2012
Firstpage :
107
Lastpage :
111
Abstract :
This paper analyses the tradeoffs involved in the design and implementation of a High-Rate MIMO Receiver in an FPGA for BPSK, QPSK and 16-QAM modulations based on the Alamouti scheme. We designed a configurable MIMO transceiver and an AWGN generator in VHDL and determined the bit error rates of the system running in FPGA for different modulations and antenna configurations. The proposed architectures achieve around 3 Gbps for acceptable bit error rates using only 6% of a midum sized Virtex-6 FPGA. The results indicate that the Alamouti scheme is a method option for hardware implementation of a high-rate MIMO receiver and that the MIMO architectures can be optimized for each required bit error rate.
Keywords :
AWGN; MIMO communication; antenna arrays; error statistics; field programmable gate arrays; hardware description languages; quadrature amplitude modulation; quadrature phase shift keying; radio receivers; transceivers; 16-QAM modulations; AWGN generator; Alamouti scheme; BPSK; FPGA; MIMO architectures; MIMO receiver design; MIMO receiver test; QPSK; VHDL; antenna configurations; bit error rates; configurable MIMO transceiver; high-rate MIMO receiver; midum sized Virtex-6 FPGA; multiple input multiple output; Bit error rate; MIMO; Phase shift keying; Receiving antennas; Transmitting antennas;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics - Berlin (ICCE-Berlin), 2012 IEEE International Conference on
Conference_Location :
Berlin
ISSN :
2166-6814
Print_ISBN :
978-1-4673-1546-3
Type :
conf
DOI :
10.1109/ICCE-Berlin.2012.6336452
Filename :
6336452
Link To Document :
بازگشت