Title :
A binocular CMOS range image sensor with bit-serial block-parallel interface using cyclic pipelined ADCs
Author :
Kato, Toshihiko ; Kawahito, S. ; Kobayashi, K. ; Sasaki, H. ; Eki, T. ; Hisanaga, T.
Author_Institution :
Yamatake Corp., Kanagawa, Japan
Abstract :
A binocular CMOS image sensor used with a pair of aligned-in-parallel optical systems for range imaging is implemented. Sixteen compact cyclic pipelined analog-to-digital converters are integrated per an image sensor. The dedicated processor starts 16/spl times/16 FFT when the first bit-serial block-parallel data is obtained. The image sensor produces a 16/spl times/16 range image from a pair of 256/spl times/256 images, together with the dedicated pipelined FFT processor, at the maximum pipeline performance.
Keywords :
CMOS image sensors; analogue-digital conversion; fast Fourier transforms; pipeline processing; aligned-in-parallel optical systems; binocular CMOS range image sensor; bit-serial block parallel data; bit-serial block-parallel interface; cyclic pipelined ADCs; dedicated pipelined FFT processor; dedicated processor; pipeline performance; range imaging; CMOS image sensors; Face; High speed optical techniques; Image processing; Image sensors; Optical imaging; Optical sensors; Optical signal processing; Pixel; Sensor arrays;
Conference_Titel :
VLSI Circuits Digest of Technical Papers, 2002. Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-7310-3
DOI :
10.1109/VLSIC.2002.1015102