Title :
Design of low-power and high performance radix-4 multiplier
Author :
Moni, Jackuline D. ; Priyadharsini, Anu K.
Author_Institution :
ECE Dept., Karunya Univ., Coimbatore, India
Abstract :
A One-bit adder is designed using modified complementary pass transistor logic (MCPL). The proposed adder is implemented in 4×4 bit high radix multiplier to achieve high speed, low area and less power dissipation. This circuit is simulated by using DSCH2 schematic design tool and layout is taken by Microwind 2 VLSI layout CAD tool, and the analysis is done by using the BSIM4 analyzer. The 4×4 bit high radix multiplier is then compared with Carry Save Array multiplier (CSA multiplier), Baugh-Wooley multiplier, and high radix multiplier to show the better performance in terms of power, area and delay.
Keywords :
adders; logic design; low-power electronics; multiplying circuits; BSIM4 analyzer; Baugh-Wooley multiplier; CSA multiplier; DSCH2 schematic design tool; MCPL; Microwind 2 VLSI layout CAD tool; carry save array multiplier; high performance radix-4 multiplier; low-power radix-4 multiplier; modified complementary pass transistor logic; one-bit adder; power dissipation; Adders; Delay; Logic gates; Mirrors; Multiplexing; Switches; Baugh-Wooley Multiplier; Carry Save array Multiplier; Radix-4 Multiplier;
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1545-7
DOI :
10.1109/ICDCSyst.2012.6188755