DocumentCode
1913294
Title
Testing gigabit multilane SerDes interfaces with passive jitter injection filters
Author
Laquai, Bernd ; Cai, Yi
Author_Institution
Agilent Technol., Boeblingen, Germany
fYear
2001
fDate
2001
Firstpage
297
Lastpage
304
Abstract
With high speed IO interfaces approaching Terabit bandwidth, multilane SerDes (serialize/deserialize) IO architectures become promising. By putting high speed serial data links in parallel, the IO interface bandwidth is significantly increased. The architecture however, has imposed several challenges in production testing. On one hand, the traditional bit error rate test cannot be cost effectively deployed with massive amounts of SerDes put in parallel. On the other hand, a simple loopback test does not provide adequate test coverage for analog performance variations. In this paper, we present a test methodology based on a passive filter technique to enhance the traditional loopback test by including jitter tests
Keywords
automatic testing; built-in self test; data communication equipment; digital communication; digital integrated circuits; integrated circuit testing; jitter; network interfaces; passive filters; telecommunication equipment testing; I/O interface bandwidth increase; gigabit I/O interfaces; high speed I/O interfaces; high speed serial data links; jitter tests; loopback test; multilane SerDes interfaces; multilane serialize/deserialize IO architectures; parallel configuration; passive filter technique; passive jitter injection filters; production testing; test methodology; Band pass filters; Bandwidth; Bit error rate; Built-in self-test; Clocks; Encoding; Jitter; Passive filters; Production; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Conference, 2001. Proceedings. International
Conference_Location
Baltimore, MD
ISSN
1089-3539
Print_ISBN
0-7803-7169-0
Type
conf
DOI
10.1109/TEST.2001.966645
Filename
966645
Link To Document