DocumentCode :
1915943
Title :
The Gate-to-drain Overlap Effects on the Hot-carrier Induced Degradation of LDD P-channel MOSFET´s
Author :
Pan, Y.
Author_Institution :
Electr. Eng. Dept., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
1993
fDate :
13-16 Sept. 1993
Firstpage :
813
Lastpage :
816
Abstract :
The gate-to-drain overlap effects on the hot carrier induced degradation of submicron LDD p-MOSFET´s are investigated for the first time. Experimental results from three different structures, namely: 1) the reentrant poly gate, 2) the graded-gate-oxide and 3) the well overlapped gate and drain, are presented. We found that the weak overlap of an p-MOSFET improves the hot carrier immunity which is in sharp contrast to the n-MOSFET case.
Keywords :
MOSFET; hot carriers; LDD P-channel MOSFET; gate-to-drain overlap effects; graded-gate-oxide; hot carrier immunity; hot-carrier induced degradation; lightly-doped-drain structures; Capacitance; Degradation; Failure analysis; Hot carrier effects; Hot carriers; Integrated circuit reliability; MOSFET circuits; Stress; Threshold voltage; Transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1993. ESSDERC '93. 23rd European
Conference_Location :
Grenoble
Print_ISBN :
2863321358
Type :
conf
Filename :
5435613
Link To Document :
بازگشت