DocumentCode :
1916154
Title :
A three-step procedure utilizing only two test structures for deembedding transistor from on-wafer S-parameter measurements
Author :
Myslinski, Maciej ; Wiat, Wojciech ; Schreurs, Dominique
Author_Institution :
EAST-TELEMIC, Leuven-Heverlee, Belgium
Volume :
2
fYear :
2004
fDate :
17-19 May 2004
Firstpage :
674
Abstract :
This work presents a new method for de-embedding transistor characteristics from on-wafer S-parameter measurements that are affected by parasitics of a typical interconnect layout. The method is based on a six-element interconnect model and requires measuring only open and shorted dummy test structures to subtract effects of the parasitic elements in three steps. Experimental results obtained for a silicon RF bipolar transistor demonstrate validity of the method.
Keywords :
S-parameters; bipolar transistors; semiconductor device testing; deembedding transistor; dummy test structures; on-wafer S-parameter measurements; parasitic elements; silicon RF bipolar transistor; six-element interconnect model; three-step procedure; Calibration; Circuit testing; Data mining; Fixtures; Microwave transistors; Probes; Radio frequency; Scattering parameters; Silicon; Strips;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwaves, Radar and Wireless Communications, 2004. MIKON-2004. 15th International Conference on
Print_ISBN :
83-906662-7-8
Type :
conf
DOI :
10.1109/MIKON.2004.1357125
Filename :
1357125
Link To Document :
بازگشت