DocumentCode :
1917304
Title :
Design guidelines for optimized nested Miller compensation
Author :
Palumbo, G. ; Pennisi, S.
Author_Institution :
DEES, Catania Univ., Italy
fYear :
2000
fDate :
2000
Firstpage :
97
Lastpage :
102
Abstract :
The nested Miller compensation of three-stage amplifiers is reviewed by using a novel and simple design-oriented approach allowing the control of the overall phase margin as well as that of each internal loop. Furthermore, a novel technique using nulling resistors to remove the RHP zeroes is discussed which greatly improves frequency and slew-rate performance, without increasing the power consumption. Thanks to the small compensation capacitors employed, the approach is suited for integration and in particular where large load capacitors have to be driven. SPICE simulations based on a 0.8-μm CMOS design are given and found in remarkable agreement with the theoretical analysis
Keywords :
CMOS analogue integrated circuits; SPICE; circuit optimisation; circuit simulation; compensation; feedback amplifiers; integrated circuit design; 0.8 micron; CMOS design; RHP zeroes; SPICE simulations; compensation capacitors; design-oriented approach; frequency performance; internal loop; load capacitors; nulling resistors; optimized nested Miller compensation; overall phase margin; power consumption; slew-rate performance; three-stage amplifiers; Analytical models; CMOS technology; Capacitors; Design optimization; Frequency; Guidelines; Power dissipation; Resistors; SPICE; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed-Signal Design, 2000. SSMSD. 2000 Southwest Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5975-5
Type :
conf
DOI :
10.1109/SSMSD.2000.836454
Filename :
836454
Link To Document :
بازگشت