DocumentCode :
1919241
Title :
FPGA implementation of a low-complexity fading filter for multipath Rayleigh fading simulator
Author :
Toker, Kadir Atilla ; Özen, Serdar ; Arsal, Ali
Author_Institution :
Izmir Univ., Izmir, Turkey
fYear :
2011
fDate :
13-20 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
A low-complexity high performance Rayleigh fading simulator and its Field Programmable Gate Array (FPGA) implementation are presented. This proposed method is a variant of the method of filtering of the white Gaussian noise where the filter design is accomplished in the analog domain and transferred into digital domain. The proposed method outperforms AR(20) filter and modified Jakes´ generators in performance. Although IDFT method achieves the best performance, it brings a significant cost in storage. The proposed method achieves high performance with the lowest complexity, and its performance has been verified on commercially available FPGA platforms.
Keywords :
AWGN; Rayleigh channels; analogue-digital conversion; field programmable gate arrays; filtering theory; multipath channels; AR(20) filter; FPGA implementation; IDFT method; analog-digital domain; field programmable gate array implementation; low-complexity fading filter; modified Jake generator; multipath Rayleigh fading channel simulator; white Gaussian noise; Digital filters; Field programmable gate arrays; Generators; IIR filters; Low pass filters; Rayleigh channels;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
General Assembly and Scientific Symposium, 2011 XXXth URSI
Conference_Location :
Istanbul
Print_ISBN :
978-1-4244-5117-3
Type :
conf
DOI :
10.1109/URSIGASS.2011.6050853
Filename :
6050853
Link To Document :
بازگشت