Title :
Logic verification using binary decision diagrams in a logic synthesis environment
Author :
Malik, S. ; Wang, A.R. ; Brayton, R.K. ; Sangiovanni-Vincentelli, A.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Abstract :
The results of a formal logic verification system implemented as part of the multilevel logic synthesis system MIS are discussed. Combinational logic verification involves checking two networks for functional equivalence. Techniques that flatten networks or use cube enumeration and simulation cannot be used with functions that have very large cube covers. Binary decision diagrams (BDDs) are canonical representations for Boolean functions and offer a technique for formal logic verification. However, the size of BDDs is sensitive to the variable ordering. Ordering strategies based on the network topology are considered. Using these strategies with BDDs, it has been possible to carry out formal verification for a larger set of networks than with existing verification systems. The present method proved significantly faster on the benchmark set of examples tested.<>
Keywords :
Boolean functions; logic CAD; logic testing; Boolean functions; MIS; binary decision diagrams; canonical representations; cube enumeration; formal logic verification system; functional equivalence; multilevel logic synthesis system; variable ordering; Binary decision diagrams; Boolean functions; Data structures; Logic circuits; Logic testing; Network synthesis; Network topology; Programmable logic arrays;
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
DOI :
10.1109/ICCAD.1988.122451