Title :
Low-power configurable processor array for DLMS adaptive filtering
Author :
Ramanathan, S. ; Visvanathan, V.
Author_Institution :
Supercomput. Educ. & Res. Centre, Indian Inst. of Sci., Bangalore, India
Abstract :
In this paper, we first present a pipelined delayed least mean square (DLMS) adaptive filter architecture whose power dissipation meets a specified budget. This low-power architecture exploits the parallelism in the DLMS algorithm to meet the required computational throughput. The architecture exhibits a novel tradeoff between algorithmic performance and power dissipation. This architecture is then extended to derive a configurable processor array (CPA), which is configurable for filter order, sample period and power reduction factor. The hardware overhead incurred for configurability is minimal
Keywords :
adaptive filters; delay circuits; least mean squares methods; pipeline processing; DLMS adaptive filtering; configurable processor array; delayed least mean square algorithm; low-power pipelined architecture; power dissipation; Adaptive arrays; Adaptive filters; Computer architecture; Concurrent computing; Delay; Error correction; Least squares approximation; Parallel processing; Phased arrays; Power dissipation;
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-8186-7755-4
DOI :
10.1109/ICVD.1997.568076