DocumentCode :
1945593
Title :
Fast prototyping based on generic and synthesizable VHDL models. A case study: punctured Viterbi decoders
Author :
Deltoso, Christophe ; Joanblanq, C. ; Cand, M. ; Senn, P.
Author_Institution :
CNET, Meylan, France
fYear :
1996
fDate :
19-21 Jun 1996
Firstpage :
158
Lastpage :
163
Abstract :
The increasing complexity of VLSI circuits and the need to reduce the time-to-market, highlight the importance of developing design methodologies capable of solving the problems of fast-prototyping and design-time reduction with a high degree of reliabilty. Within this framework, this paper aims to present a generator-oriented methodology adapted for specific telecommunications functions. This methodology is based on a co-design and unified framework. On the one hand, the system can be specified and optimized. On the other hand, the resulting system specifications can be mapped directly onto a hardware architecture debugged once and for all. This approach thus allows a direct, rapid and safe transition from specifications to prototype. As a case study, we have chosen the Viterbi decoder for punctured codes. This is a generic channel decoding function in wide use in today´s digital communications systems (GSM, Digital Audio/Data Broadcasting (DAB/DDB), Digital TV, (DVB) ADSL and so-on)
Keywords :
Viterbi decoding; codecs; hardware description languages; logic CAD; VHDL models; VLSI circuits; Viterbi decoders; co-design; digital communications systems; generator-oriented methodology; prototyping; punctured codes; Circuit synthesis; Decoding; Design methodology; Digital communication; Digital video broadcasting; Hardware; Prototypes; Time to market; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1996. Proceedings., Seventh IEEE International Workshop on
Conference_Location :
Thessaloniki
Print_ISBN :
0-8186-7603-5
Type :
conf
DOI :
10.1109/IWRSP.1996.506800
Filename :
506800
Link To Document :
بازگشت