Title :
Prototyping a hierarchical ring interconnect for system-on-chip multiprocessor implementations
Author :
Manjikian, Naraig
Author_Institution :
Dept. of Electr. & Comput; Eng., Queen´´s Univ., Kingston, Ont., Canada
Abstract :
This paper describes the prototype implementation of a hierarchical ring interconnect in programmable logic. Hierarchical rings provide advantages such as simplicity and modularity for system-on-chip implementation. Results are provided that demonstrate the operation of the hierarchical ring in hardware. Integration of the hierarchical ring with instances of a system-on-chip multiprocessor is discussed for supporting inter-processor communication either directly with special instructions or indirectly through memory.
Keywords :
multiprocessor interconnection networks; programmable logic devices; system-on-chip; hierarchical ring interconnect; interprocessor communication; programmable logic; system-on-chip multiprocessor; Chip scale packaging; Design engineering; Hardware; Operating systems; Programmable logic arrays; Programmable logic devices; Prototypes; Routing; Switches; System-on-a-chip;
Conference_Titel :
Circuits and Systems, 2004. NEWCAS 2004. The 2nd Annual IEEE Northeast Workshop on
Print_ISBN :
0-7803-8322-2
DOI :
10.1109/NEWCAS.2004.1359025