DocumentCode :
1953976
Title :
Physical implementation, parasitic extraction and parameter comparison of LNA with two types of ESD protection structures
Author :
Toteva, Ina ; Andonova, Anna
Author_Institution :
Dept. of Microelectron., Tech. Univ. of Sofia, Sofia, Bulgaria
fYear :
2013
fDate :
8-12 May 2013
Firstpage :
216
Lastpage :
220
Abstract :
The paper presents an equivalent circuit of LNA with different ESD protection structures, which are used to discharge the excess power. The two different circuits are physically implemented and extracted in 0.18μm CMOS technology. The goal is to realize LNA with ESD protection and to run post extract simulations, to see how parasitic elements influences of the LNA´s work under certain conditions. The simulation results are compared and analyzed for two different types ESD protection structures. For presented circuit models in this work CADANCE design system is used.
Keywords :
CMOS integrated circuits; electrostatic discharge; equivalent circuits; low noise amplifiers; CADANCE design; CMOS technology; ESD protection structures; LNA; circuit models; electrostatic discharge; equivalent circuit; low noise amplifier; parameter comparison; parasitic elements; parasitic extraction; physical implementation; power discharge; size 0.18 mum; CMOS integrated circuits; Capacitors; Electrostatic discharges; Inductors; Integrated circuit modeling; Layout; MOS devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Technology (ISSE), 2013 36th International Spring Seminar on
Conference_Location :
Alba Iulia
ISSN :
2161-2528
Type :
conf
DOI :
10.1109/ISSE.2013.6648245
Filename :
6648245
Link To Document :
بازگشت