DocumentCode :
1957778
Title :
A formal approach for modeling and verification of bus bridge based on Petri Net and model checking
Author :
Zhang, Guoyin ; Liu, Ming ; Yao, Aihong
Author_Institution :
Coll. of Comput. Sci. & Technol., Harbin Eng. Univ., Harbin, China
Volume :
1
fYear :
2010
fDate :
9-11 July 2010
Firstpage :
335
Lastpage :
339
Abstract :
Embedded systems use many complex bus protocols for data transfer because of the merits of shared resources, low cost of implementation and high performance. Bus bridges are used for conversion and communication among these protocols. This paper describes the formal verification of the Petri Net models of bus bridge using model checking techniques. Typical structure of the bus bridge is introduced and an efficient algorithm is proposed to translate FSM model into Petri Net. The methodology presented addresses the model checking of critical properties of bus bridge including safety, liveness and fairness properties which are expressed in computation tree logics. Finally a general example is given in order to show the validity of the proposed methodology.
Keywords :
Petri nets; embedded systems; finite state machines; formal verification; system buses; FSM model; Petri net model; bus bridge; bus protocols; computation tree logics; data transfer; embedded systems; formal approach; formal verification; model checking; Biological system modeling; Petri Net; bus bridge; embeded system; formal verification; model checking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Information Technology (ICCSIT), 2010 3rd IEEE International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-5537-9
Type :
conf
DOI :
10.1109/ICCSIT.2010.5565021
Filename :
5565021
Link To Document :
بازگشت