Title :
High-speed turbo decoding algorithm and its implementation
Author :
Choi, Duk-gun ; Lee, In-gei ; Jung, Ji-Won
Author_Institution :
Korea Maritime Univ., Pusan
Abstract :
In this paper, we propose a high-speed turbo decoding algorithm and present results of its implementation. The latency caused by (de)interleaving and iterative decoding in conventional MAP turbo decoder can be dramatically reduced with the proposed scheme. The main cause of the time reduction is to use radix-4, center to top, and parallel decoding algorithm. The reduced latency makes it possible to use turbo decoder as a FEC scheme in the real-time wireless communication services. However the proposed scheme costs slight degradation in BER performance because the effective interleaver size in radix-4 is reduced to a half of that in conventional method. To ensure the time reduction, we implemented the proposed scheme on a FPGA chip and compared with conventional one in terms of decoding speed. The decoding speed of the proposed scheme is faster than conventional one at least by 5 times for a single iteration of turbo decoding
Keywords :
3G mobile communication; error statistics; field programmable gate arrays; forward error correction; interleaved codes; iterative decoding; turbo codes; BER; FEC scheme; FPGA chip; center to top algorithm; conventional MAP turbo decoder; deinterleaving decoding; high-speed turbo decoding algorithm; interleaving decoding; iterative decoding; parallel decoding algorithm; radix-4 algorithm; real-time wireless communication service; Bit error rate; Costs; Degradation; Delay; Field programmable gate arrays; Interleaved codes; Iterative algorithms; Iterative decoding; Turbo codes; Wireless communication;
Conference_Titel :
Communications Systems, 2004. ICCS 2004. The Ninth International Conference on
Conference_Location :
Singapore, China
Print_ISBN :
0-7803-8549-7
DOI :
10.1109/ICCS.2004.1359420