DocumentCode
1962064
Title
Time-redundancy transformations for adaptive fault-tolerant circuits
Author
Burlyaev, Dmitry ; Fradet, Pascal ; Girault, Alain
Author_Institution
Univ. Grenoble Alpes / INRIA, Grenoble, France
fYear
2015
fDate
15-18 June 2015
Firstpage
1
Lastpage
8
Abstract
We present a novel logic-level circuit transformation technique for the automatic insertion of fault-tolerance properties. The transformations, based on time-redundancy, allow dynamic changes of the level of redundancy without interrupting the computation. The proposed concept of dynamic time redundancy permits adaptive circuits whose fault-tolerance properties can be “on-the-fly” traded-off for throughput. The approach is technologically independent and does not require any specific hardware support. Experimental results on the ITC´99 benchmark suite indicate that the benefits of our method grow with the combinational size of the circuit. Dynamic double and triple time redundant transformations generate circuits 1.7 to 2.9 times smaller than full Triple-Modular Redundancy (TMR). This transformation is a good alternative to TMR for logic-intensive safety-critical circuits where low hardware overhead or only temporary fault-tolerance guarantees are needed.
Keywords
fault tolerant computing; logic circuits; logic design; adaptive fault-tolerant circuits; logic-intensive safety-critical circuits; logic-level circuit transformation technique; low hardware overhead; time-redundancy transformations; Circuit faults; Clocks; Fault tolerant systems; Redundancy; Switches;
fLanguage
English
Publisher
ieee
Conference_Titel
Adaptive Hardware and Systems (AHS), 2015 NASA/ESA Conference on
Conference_Location
Montreal, QC
Type
conf
DOI
10.1109/AHS.2015.7231164
Filename
7231164
Link To Document