• DocumentCode
    1965272
  • Title

    Parasitic Extraction of IC Interconnects in Consideration of Optical Distortion by Using Shape Sensitivity Modeling

  • Author

    Ren, Z. ; Falbo, J.

  • Author_Institution
    Mentor Graphics Corp., San Jose, CA
  • fYear
    0
  • fDate
    0-0 0
  • Firstpage
    347
  • Lastpage
    347
  • Abstract
    In the nano-scale IC design, the silicon print image of a layout could be very different from the drawn dimension due to the photolithography effect even with the resolution enhancement technology (RET). To accurately predict the interconnect parasitic resistances and capacitances, the impact of optical distortion needs to be considered. This paper proposes the use of the shape sensitivity analysis to model the optical distortion. The shape sensitivity models are developed with the help of the field solver and can be associated with a pattern match based extraction tool for fast parasitic extraction in consideration of optical effect
  • Keywords
    feature extraction; image enhancement; image resolution; integrated circuit interconnections; optical distortion; pattern matching; photolithography; sensitivity analysis; nanoscale IC interconnects; optical distortion; parasitic extraction; parasitic resistances; pattern match based extraction tool; photolithography effect; resolution enhancement technology; shape sensitivity analysis; shape sensitivity modeling; silicon print image; Image resolution; Integrated circuit layout; Integrated circuit modeling; Lithography; Optical distortion; Parasitic capacitance; Photonic integrated circuits; Sensitivity analysis; Shape; Silicon;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electromagnetic Field Computation, 2006 12th Biennial IEEE Conference on
  • Conference_Location
    Miami, FL
  • Print_ISBN
    1-4244-0320-0
  • Type

    conf

  • DOI
    10.1109/CEFC-06.2006.1633137
  • Filename
    1633137