Title :
Design of an Infrastructural IP Dependability Manager for a Dependable Reconfigurable Many-Core Processor
Author :
Kerkhoff, Hans G. ; Zhang, Xiao
Author_Institution :
Testable Design & Test of Integrated Syst. (TDT) Group, Centre of Telecommun. & Inf. Technol. (CTIT), Enschede, Netherlands
Abstract :
Reconfigurable many-core processors have many advantages over conventionally designed devices, such as low power consumption and very high flexibility. For an increasing number of safety-critical applications, these processors must have an ultra high dependability. This paper discusses the design and verification of an infrastructural IP, the Dependability Manager, which takes care of most essential dependability issues. Several additional innovative approaches with regard to dependability have been incorporated, like the NoC, wrapper and Network Interface design. The Dependability Manager design has been verified on an FPGA and is being processed in UMC CMOS technology as part of a many-core processor.
Keywords :
CMOS logic circuits; field programmable gate arrays; logic design; microprocessor chips; multiprocessing systems; safety-critical software; FPGA; NoC; UMC CMOS technology; dependability issues; dependable reconfigurable many core processor; infrastructural IP dependability manager; safety critical applications; wrapper and network interface design; CMOS technology; Delta modulation; Electronic equipment testing; Fabrics; Field programmable gate arrays; Network interfaces; Network-on-a-chip; System testing; Technology management; Tiles; BIST; DfX; SoC; availability; dependability; many-core processors; reconfiguration; reliability;
Conference_Titel :
Electronic Design, Test and Application, 2010. DELTA '10. Fifth IEEE International Symposium on
Conference_Location :
Ho Chi Minh City
Print_ISBN :
978-0-7695-3978-2
Electronic_ISBN :
978-1-4244-6026-7
DOI :
10.1109/DELTA.2010.57