DocumentCode :
1968871
Title :
Chip level reliability on SOI embedded memory
Author :
Kim, Y.-G. ; Kim, I.-K. ; Park, K.-C. ; Lee, S.-I. ; Park, J.-W.
Author_Institution :
Semicond. Bus., Samsung Electron. Co. Ltd., Kyungki-Do, South Korea
fYear :
1998
fDate :
5-8 Oct. 1998
Firstpage :
135
Lastpage :
136
Abstract :
In modern DRAM products, stacked-capacitor (STC) cells are widely utilized because the STC cell structure has the advantage of easy fabrication of the storage capacitors. Meanwhile, the drawback of STC cells is the increasing difficulty of the back-end process with each DRAM generation due to the high contact hole aspect ratio resulting from the step height difference between the peripheral circuit regimes and memory array regimes. This paper describes a novel stacked-capacitor cell structure with a simple wiring process which utilizes the virtual flat surface at the bottom of SOI stacked-capacitor cells. The virtual flat surface is made into a real surface by reversing the capacitor and polishing the substrate with bonded-SOI technology (Nishihara et al. 1992). This memory cell is named an embedded memory SOI process (EMSP)(Kim et al. 1996). In this paper, we analyze the problems of capacitor formation under an SOI structure, and confirm the process limitations to improve the embedded memory SOI process, using a 16 Mb SOI DRAM with 0.35 /spl mu/m design rule technology. We have previously reported the basic EMSP. We focus here on chip-level reliability issues for EMSP memory cell structures and present some solutions.
Keywords :
DRAM chips; capacitors; embedded systems; integrated circuit reliability; integrated circuit testing; polishing; silicon-on-insulator; wafer bonding; 0.35 micron; DRAM products; EMSP memory cell structures; SOI DRAM; SOI embedded memory; SOI stacked-capacitor cells; SOI structure; STC cell structure; STC cells; Si-SiO/sub 2/; back-end process; bonded-SOI technology; capacitor formation; chip level reliability; chip-level reliability; contact hole aspect ratio; design rule technology; embedded memory SOI process; memory array regime; peripheral circuit regime; polishing; process limitations; stacked-capacitor cell structure; stacked-capacitor cells; step height difference; storage capacitors; virtual flat surface; wiring process; Annealing; Capacitance; Capacitors; Filling; Leakage current; Oxidation; Wafer bonding; Wet etching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1998. Proceedings., 1998 IEEE International
Conference_Location :
Stuart, FL, USA
ISSN :
1078-621X
Print_ISBN :
0-7803-4500-2
Type :
conf
DOI :
10.1109/SOI.1998.723148
Filename :
723148
Link To Document :
بازگشت