DocumentCode :
1971587
Title :
SoFPGA (Sysytem-on-FPGA) architecture: Performance analysis
Author :
Alaraje, N. ; DeGroat, J.E. ; Jasani, H.
fYear :
2007
fDate :
17-20 May 2007
Firstpage :
551
Lastpage :
556
Abstract :
New system-on-chip (SoC) design techniques are necessary to address the communication requirements for future SoC. The currently used bus-centered approach becomes an inappropriate choice because of its limitation as a shared medium that restricts the scalability of the communication architecture. Also, long bus wires result in performance degradation due to the increased capacitive load. The long wires also consume more power to drive all of intellectual property cores, IP Cores, on the bus. New communication architecture, the NoFPGA (network-on-FPGA), for future SoFPGA (System-on-FPGA) has been presented. The paper details the architecture of a NoFPGA router. The interconnecting issues in SoC design methodology built in a single FPGA device are addressed. Mainly, the problem of achieving efficient NoFPGA performance through investigating the best topology is addressed. Results of the work show that the 2D Torus NoFPGA outperforms the 2D Mesh NoFPGA.
Keywords :
field programmable gate arrays; logic design; network routing; system-on-chip; NoFPGA router; SoC design techniques; SoFPGA; bus-centered approach; intellectual property cores; network-on-FPGA; system-on-chip; Degradation; Design methodology; Field programmable gate arrays; Intellectual property; Network topology; Performance analysis; Power system interconnection; Scalability; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro/Information Technology, 2007 IEEE International Conference on
Conference_Location :
Chicago, IL
Print_ISBN :
978-1-4244-0941-9
Electronic_ISBN :
978-1-4244-0941-9
Type :
conf
DOI :
10.1109/EIT.2007.4374513
Filename :
4374513
Link To Document :
بازگشت