DocumentCode :
1974588
Title :
Enhanced low-power high-speed adder for error-tolerant application
Author :
Zhu, Ning ; Goh, Wang Ling ; Wang, Gang ; Yeo, Kiat Seng
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2010
fDate :
22-23 Nov. 2010
Firstpage :
323
Lastpage :
327
Abstract :
The tradeoff between power consumption and speed performance has become a major design consideration when devices approach the sub-100 nm regime. It is especially critical when dealing with large data set, whereby the system is degraded in terms of power and speed. If the application can accept some errors, i.e. the application is Error - tolerant (ET), a large reduction in power and an increased in speed can be simultaneously achieved. In this paper, we shall present a novel low-power and high-speed Error-Tolerant Adder Type IV design called ETAIV. The proposed ETAIV is an enhancement of our earlier design, ETAII in terms of speed and accuracy.
Keywords :
adders; low-power electronics; enhanced low-power high-speed adder; error-tolerant application; high-speed error-tolerant adder type IV design; low-power error-tolerant adder type IV design; Accuracy; Adders; Delay; Generators; Simulation; Transistors; Very large scale integration; Adders; error rate; error-tolerance (ET); high speed integrated circuits; low power design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2010 International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8633-5
Type :
conf
DOI :
10.1109/SOCDC.2010.5682905
Filename :
5682905
Link To Document :
بازگشت