Title :
Towards efficient on-chip sensor interconnect architecture for multi-core processors
Author :
Phanibhushana, Bharath ; Vijayakumar, Priyamvada ; Shabadi, Prasad ; Prabhu, Gayatri ; Kundu, Sandip
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts, Amherst, MA, USA
Abstract :
With increasing number of cores in a SoC, the number of on-chip sensors to monitor temperature, voltage and soft errors is growing. Several researchers have suggested that even in multi-core/many-core era, the power and voltage management would still remain centralized. This necessitates an efficient channel to communicate sensor data towards the central control unhindered by the application data traffic or contending with it. Here, we propose an efficient fault tolerant tree based dedicated network to transmit the sensor data. Further, with the proposed architecture, router design becomes much simpler. Fault tolerance has been provided and synthesis results show that such fault tolerance is achieved at a very low area overhead ranging from 2.9% to 14.9% of the router area for the range of network parameters considered in this paper.
Keywords :
fault tolerance; multiprocessing systems; network routing; system-on-chip; trees (mathematics); SoC; application data traffic; central control; fault tolerance; fault tolerant tree based dedicated network; many-core era; multicore era; multicore processors; network parameters; on-chip sensor interconnect architecture; power management; router design; sensor data; soft errors; voltage management; Fault tolerance; Fault tolerant systems; Monitoring; Multicore processing; System-on-a-chip; Temperature measurement; Temperature sensors; Network-on-Chip; Tree topology; fault tolerance; sensors;
Conference_Titel :
SoC Design Conference (ISOCC), 2010 International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8633-5
DOI :
10.1109/SOCDC.2010.5682909