DocumentCode :
1981235
Title :
Architectural Power Estimation Technique for IP-Based System-on-Chip
Author :
Durrani, Yaseer A. ; Abril, Ana ; Riesgo, Teresa
Author_Institution :
Universidad Politécnica de Madrid, E.T.S.I. Industriales, Centro de Electrónica Industrial, C/ José Gutiérrez Abascal 2, 28006 Madrid (Spain). yaseer@etsii.upm.es
fYear :
2007
fDate :
4-7 June 2007
Firstpage :
2364
Lastpage :
2368
Abstract :
In this paper, we present an architectural power estimation technique for register transfer level. The proposed methodology allows to estimate the power dissipation on digital systems composed of intellectual property (IP) components by using the statistical knowledge of their primary inputs. During the power estimation procedure, the sequence of an input stream is generated by a genetic algorithm (GA) using input metrics. Then, a Monte Carlo zero delay simulation is performed and a power dissipation macromodel function is built from power dissipation results. From then on, this macromodel function can be used to estimate power dissipation of the system just by using the statistics of the IPs primary inputs. In our experiments with the test IP system, the average error is 29.63%.
Keywords :
Delay; Digital systems; Genetic algorithms; Intellectual property; Monte Carlo methods; Power dissipation; Power generation; Statistics; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics, 2007. ISIE 2007. IEEE International Symposium on
Conference_Location :
Vigo, Spain
Print_ISBN :
978-1-4244-0754-5
Electronic_ISBN :
978-1-4244-0755-2
Type :
conf
DOI :
10.1109/ISIE.2007.4374976
Filename :
4374976
Link To Document :
بازگشت