• DocumentCode
    1985342
  • Title

    250Mb/s to 3Gb/s unilateral continuous rate CDR using precise frequency detector and 1/5-rate linear phase detector

  • Author

    Trung, Nguyen Thanh ; Hafliger, Philipp

  • Author_Institution
    Dept. of Inf., Univ. of Oslo, Oslo, Norway
  • fYear
    2011
  • fDate
    15-18 May 2011
  • Firstpage
    181
  • Lastpage
    184
  • Abstract
    This paper describes a 250-Mb/s to 3Gb/s continuous rate clock and data recovery (CDR) circuit in the TSMC 90nm CMOS process. The circuit first recovers the precise clock frequency from bit-serial 27-1 pseudorandom binary-sequences (PRBS) across a wide range of data rates. Thus, the requirements for loop bandwidth and locking range is much relaxed for the second step of phase detection, implemented as a 1/5 rate linear phase detector (PD) offering reduced clock operating frequency and low jitter. The CDR achieves 12.6-ps peak-to-peak jitter at 2.5Gb/s and consumes a current of 3.84mA in post-layout simulation.
  • Keywords
    UHF detectors; circuit layout; circuit simulation; clock and data recovery circuits; phase detectors; random sequences; 1/5-rate linear phase detector; bit rate 250 Mbit/s to 3 Gbit/s; continuous rate clock; current 3.84 mA; data recovery circuit; frequency detector; post-layout simulation; pseudorandom binary-sequences; size 90 nm; unilateral continuous rate CDR; CMOS integrated circuits; CMOS technology; Clocks; Detectors; Phase frequency detector; Time frequency analysis; Voltage-controlled oscillators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
  • Conference_Location
    Rio de Janeiro
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4244-9473-6
  • Electronic_ISBN
    0271-4302
  • Type

    conf

  • DOI
    10.1109/ISCAS.2011.5937531
  • Filename
    5937531