DocumentCode :
1985681
Title :
Comparator-based switched-capacitor pipelined ADC with background offset calibration
Author :
Jang, Ji-Eun
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
253
Lastpage :
256
Abstract :
A background offset calibration technique for a comparator-based switched-capacitor (CBSC) circuit is proposed. The calibration circuitry employs a dynamic latch to determine an offset and an auxiliary differential input pair to cancel the offset. Since the proposed technique does not require additional auto-zeroing or offset detecting periods, it is suitable for high-speed low-power operations. A prototype 10-bit 100- MS/s pipelined CBSC ADC is designed and simulated in a 0.13μm CMOS process. Post-layout simulation results show the prototype ADC achieves 9.5 ENOB with a 25.4-MHz sinusoidal input signal and power consumption is 5.9 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); flip-flops; low-power electronics; switched capacitor networks; CBSC circuit; CMOS process; auto-zeroing; background offset calibration; calibration circuitry; comparator-based switched-capacitor; dynamic latch; frequency 25.4 MHz; high-speed low-power operation; offset detecting period; pipelined ADC; power 5.9 mW; size 0.13 micron; word length 10 bit; Calibration; Capacitors; Charge transfer; Electric potential; Latches; Prototypes; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937549
Filename :
5937549
Link To Document :
بازگشت