DocumentCode :
1987081
Title :
A new frequency synthesizers stabilization method based on a mixed Phase Locked Loop and Delay Locked Loop architecture
Author :
De Peslouan, P. O Lucas ; Majek, C. ; Taris, T. ; Deval, Y. ; Belot, D. ; Begueret, J.B.
Author_Institution :
IMS Lab., Univ. of Bordeaux, Lalence, France
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
482
Lastpage :
485
Abstract :
A novel technique for the stabilization of local oscillators is presented in this paper based on the combination of a Phase Locked Loop (PLL) and Delay Locked Loop (DLL) architecture. On one hand, phase noise performances are improved taking advantage of the both architecture and more particular to the non-accumulation of random timing jitter. On the other hand, such a methodology could relax constraints on the loop filter and it would then be possible to increase the architecture bandwidth without taking care of stability drawbacks. By the way, the settling time could be largely improved.
Keywords :
delay lock loops; frequency synthesizers; oscillators; phase locked loops; phase noise; DLL architecture; architecture bandwidth; delay locked loop architecture; frequency synthesizers stabilization method; local oscillator; loop filter; mixed phase locked loop; phase noise performance; random timing jitter; Computer architecture; Delay; Frequency synthesizers; Phase locked loops; Phase noise; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937607
Filename :
5937607
Link To Document :
بازگشت