DocumentCode :
1988028
Title :
A CMOS Delay-Locked Loop Based Frequency Multiplier for Wide-range Operation
Author :
Weng, Ro-Min ; Su, Tung-Hui ; Liu, Chuan-Yu ; Kuo, Yue-Fang
Author_Institution :
Department of Electrical Engineering, National Dong Hwa University, Taiwan, R. O. C. E-mail: romin@mail.ndhu.edu.tw
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
419
Lastpage :
422
Abstract :
A CMOS delay-locked loop based frequency multiplier is presented. The proposed frequency multiplier can multiply the frequency of input signal without a jitter accumulation problem. Multiplication factor N/2 (N=integer) of the proposed frequency multiplier can be chosen easily according to the number of delay cell and the cascade stage of the multiplier sub-circuits. The frequency mutiplier is simulated using tsmc 0.18 μm CMOS process parameters. The DLL-based frequency multiplier can be operated from 232-MHz to 1.5-GHz with 1.8V supply. The power consumption in the proposed frequency multiplier is 2.215-mW, The DLL core locked time is 4-μs, at 250-MHz. The cycle to cycle jitter of DLL is 10.41-ps.
Keywords :
delay-locked loop; frequency multiplier; Clocks; Delay effects; Delay lines; Feeds; Frequency conversion; Frequency locked loops; Frequency synthesizers; Jitter; Phase locked loops; Voltage-controlled oscillators; delay-locked loop; frequency multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635296
Filename :
1635296
Link To Document :
بازگشت