DocumentCode :
1988201
Title :
Circuit Design of a High Performance CMOS Continuous-time Current Comparator with Gain Boosting Structures in Parallel
Author :
Fan, Jie ; Tang, Ju ; Yan, Guizhen ; Zhang, Yacong ; Ji, Lijiu
Author_Institution :
Institute of Microelectronics, Peking University, Beijing, E-mail: fanj@ime.pku.edu.cn
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
457
Lastpage :
460
Abstract :
In this paper, a novel high-accuracy and high-speed current comparator using gain boosting structures in parallel is proposed based on CSMC 0.5μm standard CMOS process. Two amplifiers are employed in the circuit whose open-loop gain has been fully used to improve the comparing accuracy. Simulation results reveal that a high resolution better than 0.01μA can be easily obtained by this approach. Some comparisons were made when amplifier open -loop gain retrogressed, power supply voltage scaled down or reference current varied. Detailed discussions about its average power dissipation and propagation delay are presented. The response delay is less than 16ns for ±0.1μA current difference at the supply voltage of 2V, which is expected to be further improved with 0.18μm standard CMOS process.
Keywords :
Boosting; CMOS process; Circuit simulation; Circuit synthesis; Performance gain; Power amplifiers; Power dissipation; Power supplies; Propagation delay; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635306
Filename :
1635306
Link To Document :
بازگشت