• DocumentCode
    1989569
  • Title

    Performance of Channel Engineered SDODEL MOSFET for Mixed Signal Applications

  • Author

    Sarkar, Partha ; Mallik, A. ; Sarkar, C.K. ; Rao, V. Ramgopal

  • fYear
    2005
  • fDate
    19-21 Dec. 2005
  • Firstpage
    687
  • Lastpage
    690
  • Abstract
    In this paper, with the help of simulations the concepts of source/drain (S/D) impurity profile engineering are proposed for reduction of the junction capacitance (Cj). It has been recently shown that it is possible to realize the benefits of PD- SOI technologies with the help of Source/Drain On Depletion Layer (SDODEL) MOSFETs, employing the bulk technologies. Here, for the first time, we investigated analog performance improvement with Single Halo SDODEL MOSFETs, as well as Double Halo SDODEL MOSFET and compared their performances with Double Halo MOSFETs (which will henceforth be referred as Control MOSFETs) with extensive process and device simulations. Our results show that, in Single Halo SDODEL MOSFET there is a significant improvement in the intrinsic device performance for analog applications (such as device gain, gm/IDetc.) for sub 100nm technologies.
  • Keywords
    Capacitance; Costs; Counting circuits; DH-HEMTs; Doping; Implants; MOSFET circuits; Performance gain; Silicon on insulator technology; Substrates;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
  • Print_ISBN
    0-7803-9339-2
  • Type

    conf

  • DOI
    10.1109/EDSSC.2005.1635368
  • Filename
    1635368