DocumentCode :
1989607
Title :
Gate Leakage Properties of MOS Devices with Tri-Layer High-k Gate Dielectric
Author :
Chen, W.B. ; Xu, J.P. ; Lai, P.T. ; Li, Y.P. ; Xu, S.G.
Author_Institution :
Department of Electronic Science & Technology, Huazhong University of Science and Technology, Wuhan, People´´s Republic of China.
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
695
Lastpage :
698
Abstract :
Gate leakage of deep-submicron MOSFET with stack high-k dielectrics as gate insulator is studied by building a model of tunneling current. Validity of the model is checked for MOSFET´s with SiO2 and high-k dielectric material as gate dielectric respectively, and simulated results exhibit good agreement with experimental data. The model is successfully used for a tri-layer gate-dielectric structure of HfON/HfO2/HfSiON with a U-shape nitrogen profile and a Si/SiO2-like interface, which is proposed to solve the problems of boron diffusion into channel region and high interface-state density between Si and high-k dielectric. By using the model, the optimum structural parameters of the tri-layer dielectric can be determined. For example, for an equivalent oxide thickness of 2.0 nm, the tri-layer gate-dielectric MOS capacitor with 0.3-nm HfON, 0.5-nm HfO2 and 1.2-nm HfSiON exhibits the lowest gate leakage.
Keywords :
Buildings; Dielectrics and electrical insulation; Gate leakage; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; Leakage current; MOS devices; MOSFET circuits; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635370
Filename :
1635370
Link To Document :
بازگشت