DocumentCode :
1990774
Title :
Binary signed digit adder design with error detection capability
Author :
Kharbash, F. ; Chaudhry, G.M.
Author_Institution :
Dept. of Comput. Sci.&Electr. Eng., Univ. of Missouri-Kansas City, Kansas City, MO
fYear :
2007
fDate :
12-15 Feb. 2007
Firstpage :
1
Lastpage :
4
Abstract :
Binary Signed Digit Number (BSDN) representation has been used to form constant time adders and high-speed multipliers due to the capability of carry-free addition and regular VLSI layout. In order to use that numbering system BSDN digit needs to be encoded into binary bits. One of the possible encoding schemes is the 1-out-of-3 encoding which is a subset of the m-out-of-n codes widely used for error detection and correction. In this work, the design of BSDN full adder cell using the 1-out-of-3 encoding with and without error detection capability is presented. Synthesis results showed that the constant delay feature of the BSDN adder is preserved in both cases. It also showed that the overall performance (delay, area and power) of BSDN adder depends on the effectiveness of the BSDN full adder used to construct it and the desired level of error detection capability.
Keywords :
adders; digital arithmetic; error detection; logic design; binary signed digit adder design; error detection capability; Adders; Circuits; Cities and towns; Computer errors; Delay; Digital arithmetic; Electrical fault detection; Encoding; Error correction; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Its Applications, 2007. ISSPA 2007. 9th International Symposium on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4244-0778-1
Electronic_ISBN :
978-1-4244-1779-8
Type :
conf
DOI :
10.1109/ISSPA.2007.4555602
Filename :
4555602
Link To Document :
بازگشت