• DocumentCode
    1993441
  • Title

    Thermal-aware energy minimization of 3D-stacked L3 cache with error rate limitation

  • Author

    Yun, Woojin ; Kang, Kyungsu ; Kyung, Chong-Min

  • Author_Institution
    Dept. of Electr. Eng., KAIST, Daejeon, South Korea
  • fYear
    2011
  • fDate
    15-18 May 2011
  • Firstpage
    1672
  • Lastpage
    1675
  • Abstract
    Three-dimensional (3D) memory stacking, which enables stacking memory on top of a microprocessor or chip-multiprocessor (CMP), is one of the most promising applications of 3D integration technology to meet memory bandwidth challenges. However, the high power density, i.e., power dissipation per unit volume due to the high integration incurs temperature-related problems such as reliability of 3D-stacked memory. Error correcting codes (ECCs) are commonly used to deal with soft errors and thereby enhance system reliability. In this paper, we present the effects of temperature, refresh period, and ECC policy on the reliability and power consumption of 3D-stacked embedded DRAM (eDRAM). To minimize the energy consumption of the 3D-stacked eDRAM without violating error rate limitation, refresh period and ECC policy must be controlled in a temperature-aware manner. Experimental results show that the proposed adaptive ECC policy with varying temperature achieves a reduction of energy consumption by up to 26% compared with fixed ECC policy under a given error rate constraints.
  • Keywords
    DRAM chips; cache storage; embedded systems; error correction codes; integrated circuit reliability; low-power electronics; memory architecture; microprocessor chips; multiprocessing systems; power aware computing; three-dimensional integrated circuits; 3D integration technology; 3D-stacked L3 cache; 3D-stacked eDRAM; 3D-stacked embedded DRAM; 3D-stacked memory reliability; CMP; ECC; chip-multiprocessor; energy consumption minimization; error correcting codes; error rate limitation; memory bandwidth; microprocessor chip; power consumption; power density; power dissipation; refresh period; soft errors; system reliability; thermal-aware energy minimization; three-dimensional memory stacking; Energy consumption; Error analysis; Error correction codes; Power demand; Random access memory; Temperature; Three dimensional displays;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
  • Conference_Location
    Rio de Janeiro
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4244-9473-6
  • Electronic_ISBN
    0271-4302
  • Type

    conf

  • DOI
    10.1109/ISCAS.2011.5937902
  • Filename
    5937902