DocumentCode :
1995953
Title :
A very efficient single-iteration oldest-out data sorter
Author :
Pedroni, Volnei A. ; Jasinski, Ricardo P. ; Pedroni, Ricardo U.
Author_Institution :
Dept. of Electron. Eng., Fed. Univ. of Technol., Curitiba, Brazil
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
2141
Lastpage :
2144
Abstract :
This work introduces a new hardware implementation for oldest-out sorters. The circuit operates serially and reorders the data in a single clock cycle, eliminating the oldest value when a new input enters the system. The use of a simple standard cell without global ripple-type signals results in a completely modular implementation which is little affected by the system size. Tests were performed in three FPGAs from the Virtex families, which are employed in other works described in the literature; the proposed approach requires 25% less resources (LUTs) and is about 40% faster than the best implementation reported so far.
Keywords :
clocks; field programmable gate arrays; iterative methods; logic testing; sorting; FPGA; Virtex implementation; hardware implementation; single clock cycle; single-iteration oldest-out data sorter; Arrays; Clocks; Field programmable gate arrays; Hardware; Radiation detectors; Registers; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5938022
Filename :
5938022
Link To Document :
بازگشت