Title :
Bandwidth Analysis for Reusing Functional Interconnect as Test Access Mechanism
Author :
van den Berg, A. ; Ren, Pengwei ; Marinissen, Erik Jan ; Gaydadjiev, Georgi ; Goossens, Kees
Author_Institution :
Dept. of Comput. Eng., Delft Univ. of Technol., Delft
Abstract :
Test data travels through a System-on-Chip (SOC) from the chip pins to the module-under-test and vice versa via a Test Access Mechanism (TAM). Conventionally, a TAM is implemented with dedicated wires. However, also existing functional interconnect, such as a bus or Network-on-Chip (NOC), can be reused as TAM. This will reduce the overall design effort and the silicon area. For a given module, its test set, and maximal bandwidth that the functional interconnect can offer between ATE and module-under-test, our approach designs a test wrapper for the module-under-test such that the test length is minimized. Unfortunately, it is unavoidable that with the test data also unused (idle) bits are transported. This paper presents a TAM bandwidth utilization analysis and techniques for idle bits reduction, to minimize the test length. We classify the idle bits into four types which explain the reason for bandwidth under-utilization and pinpoint design improvement opportunities. Experimental results show an average bandwidth utilization of 80%, while the remaining 20% is consumed by the idle bits.
Keywords :
bandwidth allocation; integrated circuit interconnections; integrated circuit testing; logic testing; system-on-chip; SOC; bandwidth analysis; functional interconnect reusing; module-under-test; system-on-chip; test access mechanism; Bandwidth; Data engineering; Marine technology; Network-on-a-chip; Semiconductor device testing; Silicon; System testing; System-on-a-chip; Technological innovation; Wires; Network-on-Chip; integrated circuit; modular; reuse; test access mechanism; testing;
Conference_Titel :
Test Symposium, 2008 13th European
Conference_Location :
Verbania
Print_ISBN :
978-0-7695-3150-2
DOI :
10.1109/ETS.2008.34