Title :
An efficient multi-port memory controller for multimedia applications
Author :
Xuan-Thuan Nguyen ; Cong-Kha Pham
Author_Institution :
Univ. of Electro-Commun., Chofu, Japan
Abstract :
The remedy for processor-memory bottleneck has considered as the key to success because of the substantial growth in multimedia applications. In this paper, an efficient external multi-port memory controller (MPMC) which consists of several buffers to speed up the transactions, embedded memory to store the configuration, and an arbiter to schedule all access, is proposed. The experimental results prove that the proposed design can operate independently of other system architectures, support up to 16 simultaneous external components with different clocks and data width, and achieve up to 88% and 92% of theory peak bandwidth for write and read process, respectively.
Keywords :
clocks; microprocessor chips; multiport networks; clocks; data width; embedded memory; multimedia applications; multiport memory controller; processor-memory bottleneck; read process; system architectures; write process; Bandwidth; Clocks; Cyclones; Educational institutions; Hardware; Multimedia communication; Ports (Computers);
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
DOI :
10.1109/ASPDAC.2015.7058922