DocumentCode
1998658
Title
Modeling framework for cross-point resistive memory design emphasizing reliability and variability issues
Author
Yang Zheng ; Cong Xu ; Yuan Xie
Author_Institution
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear
2015
fDate
19-22 Jan. 2015
Firstpage
112
Lastpage
117
Abstract
Resistive RAM (ReRAM) cross-point memory technology is one of the most promising candidates for future memory designs as it offers small cell area, fast write latency, and excellent scalability. However, it also suffers from more severe reliability issues than other Non-volatile Memory (NVM) technologies. Due to the lack of access device, ReRAM cells cannot be turned off completely and thus write disturbance problem and hard errors can affect the memory array reliability. Moreover, ReRAM cell suffers from temporal variation caused by its stochastic nature, which results in the resistance change. In this paper, pseudo-hard error caused by temporal variation is defined for the first time as a unique type of error in ReRAM cross-point structure. A comprehensive model is proposed to numerically evaluate all kinds of reliability and variability issues including voltage drop, read/write disturbance, spatial/temporal variations, and hard errors. Detailed analysis are presented, and mitigation solutions including dual-port write and test-and-flip strategy are proposed to shed light on reliable ReRAM cross-point memory design.
Keywords
integrated circuit design; integrated circuit reliability; random-access storage; cross-point resistive memory design; memory array reliability; nonvolatile memory; resistive RAM; temporal variation; Arrays; Mathematical model; Programming; Random access memory; Reliability; Resistance; Switches;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location
Chiba
Print_ISBN
978-1-4799-7790-1
Type
conf
DOI
10.1109/ASPDAC.2015.7058990
Filename
7058990
Link To Document