• DocumentCode
    2000224
  • Title

    Enhanced LCCG: A novel test clock generation scheme for faster-than-at-speed delay testing

  • Author

    Songwei Pei ; Ye Geng ; Huawei Li ; Jun Liu ; Song Jin

  • Author_Institution
    Dept. of Comput. Sci. & Technol., Beijing Univ. of Chem. Technol., Beijing, China
  • fYear
    2015
  • fDate
    19-22 Jan. 2015
  • Firstpage
    514
  • Lastpage
    519
  • Abstract
    On-chip faster-than-at-speed delay testing provides a promising way for small delay defect detection. However, the frequency of on-chip generated test clock would be impacted by process variations. Hence, it requires determining the actual frequency of generated test clock to ensure the effectiveness of faster-than-at-speed delay testing. In this paper, we present a novel test clock generation scheme, namely Enhanced LCCG, for faster-than-at-speed delay testing. In the proposed scheme, faster-than-at-speed test clock is firstly generated by configuring the corresponding control information specified in the test pattern into Enhanced LCCG. Then, by constructing oscillation paths and counting the corresponding oscillation iteration numbers, the actual frequency of test clock can be measured and calculated with high resolution. Experimental results are presented to validate the proposed method.
  • Keywords
    clocks; fault diagnosis; integrated circuit testing; LCCG; on-chip faster-than-at-speed delay testing; on-chip generated test clock; small delay defect detection; Clocks; Delays; Frequency measurement; Logic gates; Oscillators; Testing; delay testing; faster-than-at-speed; small delay defect;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
  • Conference_Location
    Chiba
  • Print_ISBN
    978-1-4799-7790-1
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2015.7059058
  • Filename
    7059058