• DocumentCode
    2003559
  • Title

    A 2.9 /spl mu/m/sup 2/ embedded SRAM cell with co-salicide direct-strap technology for 0.18 /spl mu/m high performance CMOS logic

  • Author

    Noda, K. ; Matsui, K. ; Inoue, K. ; Itani, T. ; Iwasaki, H. ; Urabe, K. ; Miyamoto, H. ; Tokashiki, K. ; Kawamoto, H. ; Satoh, M. ; Yoshida, K. ; Kishimoto, K. ; Koyanagi, K. ; Tanigawa, T.

  • Author_Institution
    ULSI Device Dev. Lab., NEC Corp., Sagamihara, Japan
  • fYear
    1997
  • fDate
    10-10 Dec. 1997
  • Firstpage
    847
  • Lastpage
    850
  • Abstract
    We present an embedded SRAM cell in a 0.18 /spl mu/m CMOS technology for the first time. The memory cell size is 2.912 /spl mu/m/sup 2/, which is smaller than any SRAMs previously reported. The fabrication process using a Co-Salicide Direct-Strap is fully compatible with salicide-CMOS for high performance applications with no need for any local interconnects or even contact-implants. In this process, a sidewall spacer is selectively etched at the location for Direct-Strap connection before source-drain implants. To obtain a borderless contact to diffusion, a Si/sub 3/N/sub 4/ Visor is built on shallow trench isolation (STI).
  • Keywords
    CMOS logic circuits; SRAM chips; integrated circuit technology; 0.18 micron; CMOS logic; Si/sub 3/N/sub 4/; Si/sub 3/N/sub 4/ visor; borderless contact; co-salicide direct-strap technology; diffusion; embedded SRAM cell; fabrication; memory; selective etching; shallow trench isolation; sidewall spacer; source-drain implantation; Annealing; Boron; Electrodes; Implants; Joining processes; Lithography; Random access memory; Sputter etching; Sputtering; Temperature;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices Meeting, 1997. IEDM '97. Technical Digest., International
  • Conference_Location
    Washington, DC, USA
  • ISSN
    0163-1918
  • Print_ISBN
    0-7803-4100-7
  • Type

    conf

  • DOI
    10.1109/IEDM.1997.650513
  • Filename
    650513