DocumentCode :
2008213
Title :
Recognizing nonseries-parallel structures in multilevel logic minimization
Author :
Jaekel, Arunita ; Bandyopadhyay, S.
Author_Institution :
Sch. of Comput. Sci., Windsor Univ., Ont., Canada
fYear :
1995
fDate :
28-31 Mar 1995
Firstpage :
95
Lastpage :
101
Abstract :
Traditional multilevel logic synthesis generally involves decomposing a given two-level sum-of-products expression into a series parallel network by factorization. There is a potential for greater savings if we can identify a nonseries-parallel network realizing the same function. Little work has been done in the area of recognition of nonseries-parallel structures. This paper introduces a new algorithm to identify these structures. Such structures, when present, lead to a significant reduction in literal count in the implementation of the corresponding logic functions
Keywords :
minimisation of switching nets; multivalued logic; logic functions; multilevel logic minimization; nonseries-parallel structures recognition; Bridge circuits; Computer science; Intelligent networks; Logic circuits; Logic functions; MOSFETs; Minimization; Network synthesis; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1995., Conference Proceedings of the 1995 IEEE Fourteenth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
0-7803-2492-7
Type :
conf
DOI :
10.1109/PCCC.1995.472505
Filename :
472505
Link To Document :
بازگشت