DocumentCode :
2012285
Title :
Systematic HDL Design of a S-? Fractional-N Phase-Locked Loop for Wireless Applications
Author :
Oualkadi, Ahmed El ; Flandre, Denis
Author_Institution :
Electr. Eng. Dept., Univ. Catholique de Louvain, Louvain-la-Neuve
fYear :
2008
fDate :
7-9 April 2008
Firstpage :
173
Lastpage :
178
Abstract :
This paper presents a systematic HDL design of a Sigma-Delta fractional-N phase-locked loop based on behavioral modeling. The proposed design consists in describing the mixed behavior of this PLL architecture starting from the specifications of each building block. The HDL models of critical PLL blocks have been described in VHDL-AMS to predict the different specifications of the PLL. The effect of different noise sources has been efficiently introduced to study the PLL system performances. The obtained results are compared with transistor-level simulations to validate the effectiveness of the proposed models.
Keywords :
hardware description languages; phase locked loops; radiocommunication; transistors; Sigma-Delta fractional-N phase-locked loop; VHDL-AMS; behavioral modeling; systematic HDL design; transistor-level simulations; wireless applications; Bandwidth; Channel spacing; Communication system security; Frequency synthesizers; Hardware design languages; Phase locked loops; Phase modulation; Phase noise; Predictive models; Wireless communication; Fractional-N; Frequency synthesizer; HDL models; Phase-locked loop (PLL); Wireless;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
Type :
conf
DOI :
10.1109/ISVLSI.2008.40
Filename :
4556790
Link To Document :
بازگشت