DocumentCode
2020945
Title
High-Speed Shortest Path Co-processor Design
Author
Idris, Mohd Yamani Idna ; Bakar, Suraya Abu ; Tamil, Emran Mohd ; Razak, Zaidi ; Noor, Noorzaily Mohamed
Author_Institution
Dept. of Syst. & Comput. Technol., Univ. of Malaya, Kuala Lumpur
fYear
2009
fDate
25-29 May 2009
Firstpage
626
Lastpage
631
Abstract
Shortest path algorithms are significant in graph theory and have been applied in many applications such as transportation and networking. Most of the shortest path calculation is performed on general purpose processor where instructions must be run to read the input, compute the result, and set the output which later on will slow down the overall performance. Therefore, the authors proposed a hardware approach which implements FPGA technology to find the shortest path between two nodes. The FPGA approach will demonstrate how parallelism can be used to significantly reduce calculation steps compared to sequential effort. In this paper, A-Star algorithm has been chosen for the shortest path calculation since it can achieve superior time running based on its heuristic behavior.
Keywords
coprocessors; field programmable gate arrays; graph theory; logic design; mathematics computing; A-star algorithm; FPGA; graph theory; shortest path algorithm; shortest path co-processor design; Algorithm design and analysis; Asia; Coprocessors; Employment; Field programmable gate arrays; Hardware; Parallel processing; Routing; Shortest path problem; Transportation; A-Star algorithm; FPGA implementation; Shortest path;
fLanguage
English
Publisher
ieee
Conference_Titel
Modelling & Simulation, 2009. AMS '09. Third Asia International Conference on
Conference_Location
Bali
Print_ISBN
978-1-4244-4154-9
Electronic_ISBN
978-0-7695-3648-4
Type
conf
DOI
10.1109/AMS.2009.91
Filename
5072059
Link To Document