DocumentCode :
2026822
Title :
Speeding-up the fault-tolerance analysis of interconnection networks
Author :
Bermudez Garzon, D. ; Gomez, C. ; Lopez, P. ; Gomez, M.E.
Author_Institution :
Dept. de Inf. de Sist. y Comput., Univ. Politec. de Valencia, Valencia, Spain
fYear :
2015
fDate :
20-24 July 2015
Firstpage :
160
Lastpage :
167
Abstract :
Analyzing the fault-tolerance of interconnection networks implies checking the connectivity of each source-destination pair. The size of the exploration space of such operation skyrockets with the network size and with the number of link faults. However, this problem is highly parallelizable since the exploration of each path between a source-destination pair is independent of the other paths. This paper presents an approach to analyze the fault-tolerance degree of multistage interconnection networks using GPUs in order to speed-up it. This approach uses CUDA as parallel programming tool on a GPU in order to take advantage of all available cores. Results show that the execution time of the fault-tolerance exploration can be significantly reduced.
Keywords :
fault tolerant computing; graphics processing units; multiprocessor interconnection networks; parallel architectures; parallel programming; CUDA; GPU; fault-tolerance analysis; fault-tolerance exploration; multistage interconnection networks; operation skyrockets; parallel programming tool; Fault tolerance; Fault tolerant systems; Graphics processing units; Instruction sets; Ports (Computers); Routing; Topology; CUDA; Fat-Tree; MINs; fault-tolerance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing & Simulation (HPCS), 2015 International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4673-7812-3
Type :
conf
DOI :
10.1109/HPCSim.2015.7237035
Filename :
7237035
Link To Document :
بازگشت