DocumentCode
2029317
Title
An Efficient Hardware Architecture for H.264 Adaptive Deblocking Filter
Author
Parlak, Mustafa ; Hamzaoglu, Ilker
Author_Institution
Sabanci Univ.
fYear
2006
fDate
15-18 June 2006
Firstpage
381
Lastpage
385
Abstract
This paper presents an efficient hardware architecture for real-time implementation of adaptive deblocking filter algorithm used in H.264 video coding standard. This hardware is designed to be used as part of a complete H.264 video coding system for portable applications. We use a novel edge filter ordering in a macroblock to prevent the deblocking filter hardware from unnecessarily waiting for the pixels that will be filtered become available. The proposed architecture is implemented in VerilogHDL. The Verilog RTL code is verified to work at 72 MHz in a Xilinx Virtex II FPGA. The FPGA implementation can code 30 GIF frames (352 times 288) per second
Keywords
adaptive filters; computer architecture; field programmable gate arrays; hardware description languages; image resolution; real-time systems; video coding; H.264 adaptive deblocking filter algorithm; H.264 video coding standard; H.264 video coding system; Verilog RTL code; VerilogHDL; Xilinx Virtex II FPGA; edge filter ordering; hardware architecture; real-time implementation; Adaptive filters; Decoding; Field programmable gate arrays; Hardware design languages; ISO standards; Quantization; Standards development; Standards organizations; Video coding; Video compression;
fLanguage
English
Publisher
ieee
Conference_Titel
Adaptive Hardware and Systems, 2006. AHS 2006. First NASA/ESA Conference on
Conference_Location
Istanbul
Print_ISBN
0-7695-2614-4
Type
conf
DOI
10.1109/AHS.2006.20
Filename
1638188
Link To Document