DocumentCode :
2035835
Title :
Automated design of FFT/IFFT processors for advanced telecom applications
Author :
Saponara, Sergio ; Serafini, Luciano ; Fanucci, Luca ; Terreni, Pierangelo
Author_Institution :
Dept. of Inf. Eng., Pisa Univ., Italy
Volume :
1
fYear :
2005
fDate :
14-15 July 2005
Firstpage :
103
Abstract :
The paper presents an automated environment for the generation of high performance fast Fourier transform (FFT/IFFT) macrocells. It is based on circuit-level VHDL and system-level C++ models of a parametric cascade architecture supporting different types of arithmetic. Moreover it is able to generate various test signals and to carry out a rapid processor accuracy analysis changing both architecture parameters and type of arithmetic. After high-level analysis a VHDL database is generated ready for logic synthesis and gate-level design and test. As case studies, the generation of FFT/IFFT cells for multi carrier wireless (UWB) and wireline (xDSL) communication is presented.
Keywords :
C++ language; cellular arrays; fast Fourier transforms; hardware description languages; integrated logic circuits; logic design; FFT/IFFT processors; advanced telecom; automated design; circuit level VHDL; fast Fourier transform macrocells; parametric cascade architecture; system level C++ models; Arithmetic; Circuit testing; Data analysis; Fast Fourier transforms; Logic testing; Macrocell networks; Signal analysis; Signal generators; Signal processing; Telecommunications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
Type :
conf
DOI :
10.1109/ISSCS.2005.1509861
Filename :
1509861
Link To Document :
بازگشت