DocumentCode
2036071
Title
Power and Signal Integrity co-simulation via compressed macromodels of high-speed transceivers
Author
Signorini, G. ; Siviero, C. ; Grivet-Talocia, S. ; Stievano, I.S.
Author_Institution
Intel Corporation, Munich, Germany
fYear
2015
fDate
10-13 May 2015
Firstpage
1
Lastpage
4
Abstract
This paper presents innovative compressed macro-models of high-speed digital transceivers for system-level Signal and Power Integrity co-simulations. These simulations assume a paramount importance for the design of modern, low-cost and highly integrated systems. An excellent accuracy and an outstanding run-time speed-up are demonstrated by applying the macromodeling methodology to a state-of-the-art I/O buffer for a low-power memory interface. Supply voltage variations and related effects on output transitions are accurately reproduced, enabling precise estimates of critical system-level timing margins.
Keywords
Accuracy; Approximation methods; Integrated circuit modeling; Iron; Silicon; Timing; Transceivers;
fLanguage
English
Publisher
ieee
Conference_Titel
Signal and Power Integrity (SPI), 2015 IEEE 19th Workshop on
Conference_Location
Berlin, Germany
Type
conf
DOI
10.1109/SaPIW.2015.7237385
Filename
7237385
Link To Document